DM74LS74AM Datasheet

  • DM74LS74AM

  • Dual Positive-Edge-Triggered D Flip-Flops with Preset, Clear...

  • 92.06KB

  • FAIRCHILD

扫码查看芯片数据手册

上传产品规格书

PDF预览

DM74LS74A Dual Positive-Edge-Triggered D Flip-Flops with Preset, Clear and Complementary Outputs
August 1986
Revised March 2000
DM74LS74A
Dual Positive-Edge-Triggered D Flip-Flops with
Preset, Clear and Complementary Outputs
General Description
This device contains two independent positive-edge-trig-
gered D flip-flops with complementary outputs. The infor-
mation on the D input is accepted by the flip-flops on the
positive going edge of the clock pulse. The triggering
occurs at a voltage level and is not directly related to the
transition time of the rising edge of the clock. The data on
the D input may be changed while the clock is LOW or
HIGH without affecting the outputs as long as the data
setup and hold times are not violated. A low logic level on
the preset or clear inputs will set or reset the outputs
regardless of the logic levels of the other inputs.
Ordering Code:
Order Number
DM74LS74AM
DM74LS85ASJ
DM74LS74AN
Package Number
M14A
M14D
N14A
Package Description
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter 鈥淴鈥?to the ordering code.
Connection Diagram
Function Table
Inputs
PR
L
H
L
H
H
H
CLR
H
L
L
H
H
H
CLK
X
X
X
鈫?/div>
鈫?/div>
L
D
X
X
X
H
L
X
Q
H
L
H
L
Q
0
Outputs
Q
L
H
L
H
Q
0
H (Note 1) H (Note 1)
H
=
HIGH Logic Level
X
=
Either LOW or HIGH Logic Level
L
=
LOW Logic Level
鈫?=
Positive-going Transition
Q
0
=
The output logic level of Q before the indicated input conditions were
established.
Note 1:
This configuration is nonstable; that is, it will not persist when either
the preset and/or clear inputs return to their inactive (HIGH) level.
漏 2000 Fairchild Semiconductor Corporation
DS006373
www.fairchildsemi.com

DM74LS74AM 产品属性

  • Fairchild Semiconductor

  • 2

  • LS

  • Bipolar

  • Inverting/Non-Inverting

  • Single-Ended

  • Differential

  • 35 ns

  • - 0.4 mA

  • 8 mA

  • 5.25 V

  • + 70 C

  • SMD/SMT

  • SOIC-14

  • Rail

  • 0 C

  • 1

  • 1

  • 4.75 V

DM74LS74AM相关型号PDF文件下载

  • 型号
    版本
    描述
    厂商
    下载
  • 英文版
    Hex Inverters with Schmitt Trigger Inputs
    NSC
  • 英文版
    Hex Inverters with Schmitt Trigger Inputs
    NSC [Natio...
  • 英文版
    Quad 2-Input NAND Gates
    FAIRCHILD
  • 英文版
    Quad 2-Input NAND Gates
    FAIRCHILD ...
  • 英文版
    Quad 2-Input NAND Gates with Open-Collector Outputs
    NSC
  • 英文版
    Quad 2-Input NAND Gates with Open-Collector Outputs
    NSC [Natio...
  • 英文版
    Quad 2-Input NOR Gates
    FAIRCHILD
  • 英文版
    Quad 2-Input NOR Gates
    FAIRCHILD ...
  • 英文版
    Quad 2-Input NAND Gates with Open-Collector Outputs
    FAIRCHILD
  • 英文版
    Quad 2-Input NAND Gates with Open-Collector Outputs
    FAIRCHILD ...
  • 英文版
    Hex Inverting Gates
    FAIRCHILD
  • 英文版
    Hex Inverting Gates
    FAIRCHILD ...
  • 英文版
    DM5405/DM7405 Hex Inverters with Open-Collector Outputs
    NSC
  • 英文版
    Hex Inverters with Open-Collector Outputs
    FAIRCHILD
  • 英文版
    DM5405/DM7405 Hex Inverters with Open-Collector Outpu...
    NSC [Natio...
  • 英文版
    Hex Inverters with Open-Collector Outputs
    FAIRCHILD ...
  • 英文版
    Hex Inverting Buffers with High Voltage Open-Collector Outpu...
    FAIRCHILD
  • 英文版
    Hex Inverting Buffers with High Voltage Open-Collector Outpu...
    FAIRCHILD ...
  • 英文版
    Hex Buffers with High Voltage Open-Collector Outputs
    FAIRCHILD
  • 英文版
    Hex Buffers with High Voltage Open-Collector Outputs
    FAIRCHILD ...

扫码下载APP,
一键连接广大的电子世界。

在线人工客服

买家服务:
卖家服务:

0571-85317607

客服在线时间周一至周五
9:00-17:30

关注官方微信号,
第一时间获取资讯。

建议反馈

联系人:

联系方式:

按住滑块,拖拽到最右边
>>
感谢您向阿库提出的宝贵意见,您的参与是维库提升服务的动力!意见一经采纳,将有感恩红包奉上哦!