



### Low-Jitter Precision LVDS Oscillator

Preliminary Datasheet

## **General Description**

The DSC1103 & DSC1123 series of high performance oscillators utilizes a proven silicon MEMS technology to provide excellent jitter and stability over a wide range of supply voltages and temperatures. eliminating the need for quartz or SAW technology, MEMS oscillators significantly enhance reliability and accelerate product development, while meeting stringent clock performance criteria for a variety communications, storage, and networking applications.

DSC1103 has a standby feature allowing it to completely power-down when EN pin is pulled low; whereas for DSC1123, only the outputs are disabled when EN is low. Both oscillators are available in industry standard packages, including the small 3.2x2.5 mm<sup>2</sup>, and are "drop-in" replacement for standard 6-pin LVDS quartz oscillators.

## **Block Diagram**



### **Output Enable Modes**

| EN Pin | DSC1103        | DSC1123          |
|--------|----------------|------------------|
| High   | Outputs Active | Outputs Active   |
| NC     | Outputs Active | Outputs Active   |
| Low    | Standby        | Outputs Disabled |

#### **Features**

- Low RMS Phase Jitter: <1 ps (typ)</li>
- High Stability: ±10, ±25, ±50 ppm
- Wide Temperature Range
  - o Industrial: -40° to 85° C
  - o Ext. commercial: -20° to 70° C
- High Supply Noise Rejection: -50 dBc
- Short Lead Times: <3 Weeks</li>
- Wide Freq. Range: 10 to 425 MHz
- Small Industry Standard Footprints o 3.2x2.5, 5.0x3.2, and 7.0x5.0 mm
- Excellent Shock & Vibration Immunity
  - o Qualified to MIL-STD-883
- High Reliability
  - o 20x better MTF than quartz oscillators
- Low Current Consumption
- Supply Range of 2.25 to 3.6 V
- Standby & Output Enable Function
- Lead Free & RoHS Compliant
- LVPECL & HCSL Versions Available

# **Applications**

- Storage Area Networks
  - o SATA, SAS, Fibre Channel
- Passive Optical Networks
  - o EPON, 10G-EPON, GPON, 10G-PON
- Ethernet
  - o 1G, 10GBASE-T/KR/LR/SR, and FCoE
- HD/SD/SDI Video & Surveillance
- PCI Express: Gen 1 & Gen 2
- DisplayPort



#### **Absolute Maximum Ratings**

| Item           | Min  | Max            | Unit | Condition  |
|----------------|------|----------------|------|------------|
| Supply Voltage | -0.3 | +4.0           | V    |            |
| Input Voltage  | -0.3 | $V_{DD} + 0.3$ | V    |            |
| Junction Temp  | -    | +150           | °C   |            |
| Storage Temp   | -55  | +150           | °C   |            |
| Soldering Temp | -    | +260           | °C   | 40sec max. |
| ESD            | -    |                | V    |            |
| НВМ            |      | 4000           |      |            |
| MM             |      | 400            |      |            |
| CDM            |      | 1500           |      |            |

#### **Ordering Code**



#### **Specifications**

| Parameter                                                     |                                    | Condition                                                                                    | Min.                 | Тур.                | Max.                      | Unit              |
|---------------------------------------------------------------|------------------------------------|----------------------------------------------------------------------------------------------|----------------------|---------------------|---------------------------|-------------------|
| Supply Voltage <sup>1</sup>                                   | V <sub>DD</sub>                    |                                                                                              | 2.25                 |                     | 3.6                       | V                 |
| Supply Current                                                | I <sub>DD</sub>                    | EN pin low – outputs are disabled<br>DSC1103<br>DSC1123                                      |                      | 20                  | 0.1<br>26                 | mA                |
| Frequency Stability                                           | Δf                                 | Includes frequency variations due<br>to initial tolerance, temp. and<br>power supply voltage |                      |                     | ±10<br>±25<br>±50         | ppm               |
| Aging                                                         | Δf                                 | 1 year @25°C                                                                                 |                      |                     | ±5                        | ppm               |
| Startup Time <sup>2</sup>                                     | t <sub>su</sub>                    | T=25°C                                                                                       |                      |                     | 10                        | ms                |
| Input Logic Levels<br>Input logic high<br>Input logic low     | V <sub>IH</sub><br>V <sub>IL</sub> |                                                                                              | 0.75xV <sub>DD</sub> |                     | -<br>0.25xV <sub>DD</sub> | V                 |
| Output Disable Time <sup>3</sup>                              | t <sub>DA</sub>                    |                                                                                              |                      |                     | 100                       | ns                |
| Output Enable Time                                            | t <sub>EN</sub>                    | DSC1103<br>DSC1123                                                                           |                      |                     | 10<br>0.005               | ms                |
| Enable Pull-Up Resistor <sup>4</sup>                          |                                    | Pull-up resistor exist                                                                       |                      | 33                  |                           | kΩ                |
|                                                               |                                    | LVDS Outputs                                                                                 |                      |                     |                           |                   |
| Supply Current                                                | $I_{DD}$                           | Output Enabled, $R_L$ =50 $\Omega$                                                           |                      | 29                  | 40                        | mA                |
| Output offset Voltage                                         | V <sub>os</sub>                    | R=100Ω Differential                                                                          | 1.125                |                     | 1.4                       | V                 |
| Delta Offset Voltage                                          | ΔV <sub>os</sub>                   |                                                                                              |                      |                     | 50                        | mV                |
| Pk to Pk Output Swing                                         | V <sub>PP</sub>                    | Single-Ended                                                                                 |                      | 350                 |                           | mV                |
| Output Transition time <sup>3</sup><br>Rise Time<br>Fall Time | t <sub>R</sub>                     | 20% to 80% $R_L = 50\Omega$ , $C_L = 2pF$                                                    |                      | 300                 |                           | ps                |
| Frequency                                                     | $f_0$                              | Single Frequency                                                                             | 10                   |                     | 425                       | MHz               |
| Output Duty Cycle                                             | SYM                                | Differential                                                                                 | 48                   |                     | 52                        | %                 |
| Period Jitter                                                 | $J_{PER}$                          |                                                                                              |                      | 3.3                 |                           | ps <sub>RMS</sub> |
| Integrated Phase Noise                                        | J <sub>PH</sub>                    | 200kHz to 20MHz @156.25MHz<br>100kHz to 20MHz @156.25MHz<br>12kHz to 20MHz @156.25MHz        |                      | 0.43<br>0.55<br>1.8 | 3                         | ps <sub>RMS</sub> |
| Spurious Frequencies                                          |                                    |                                                                                              |                      |                     | -50                       | dBc               |

Notes:

- 1. Pin 4  $V_{\text{DD}}$  should be filtered with 0.1uf capacitor.
- Output frequency will be within 100ppm of final stable output frequency.
- 3. Output Waveform and Test Circuit figures below define the parameters.
- 4. Output is enabled if pad is floated or not connected.



### Nominal Performance Parameters (Unless specified otherwise: T=25° C, V<sub>DD</sub>=3.3 V)







Phase jitter (integrated phase noise)

### **Output Waveform**



### **Typical Termination Scheme**





#### **Test Circuit**



#### **Solder Reflow Profile**



| MSL 1 @ 260°C refer to JSTD-020C  |              |  |  |  |  |
|-----------------------------------|--------------|--|--|--|--|
| Ramp-Up Rate (200°C to Peak Temp) | 3°C/Sec Max. |  |  |  |  |
| Preheat Time 150°C to 200°C       | 60-180 Sec   |  |  |  |  |
| Time maintained above 217°C       | 60-150 Sec   |  |  |  |  |
| Peak Temperature                  | 255-260°C    |  |  |  |  |
| Time within 5°C of actual Peak    | 20-40 Sec    |  |  |  |  |
| Ramp-Down Rate                    | 6°C/Sec Max. |  |  |  |  |
| Time 25°C to Peak Temperature     | 8 min Max.   |  |  |  |  |

### **Package Dimensions**

#### 7.0 x 5.0 mm Plastic Package





#### 5.0 x 3.2 mm Plastic Package



#### 3.2 x 2.5 mm Plastic Package



Discera agent in China: SHENZHEN YANG XING TECHNOLOGY CO.,LTD.

Phone: +86 (0755) 28444777-803 Fax:+86(0755)83696007 Email:xander@yangxing.hk

TEL:+86 13418796700 www.discra.com www.yangxing.hk