您好!欢迎来到维库电子市场网
发布采购信息
当前位置:首页 >> IC应用 >> CDCVF2505-Q1——具有扩频兼容性的汽车类 PLL 时钟驱动器,用于同步 DRAM 通 用 应用领域
CDCVF2505-Q1——具有扩频兼容性的汽车类 PLL 时钟驱动器,用于同步 DRAM 通 用 应用领域
发布时间:2015/3/17 17:00:48 | 阅读:884
特性Qualified for Automotive ApplicationsPhase-Locked Loop Clock Driver for Synchronous DRAMand General-Purpose ApplicationsSpread-Spectrum Clock CompatibleOperating Frequency: 24 MHz to 200 MHzLow Ji

特性

Qualified for Automotive Applications

Phase-Locked Loop Clock Driver for Synchronous DRAM

and General-Purpose Applications

Spread-Spectrum Clock Compatible

Operating Frequency: 24 MHz to 200 MHz

Low Jitter (Cycle-to-Cycle): <150 ps Over the

Range 66 MHz to 200 MHz

Distributes One Clock Input to One Bank of Five Outputs

(CLKOUT Is Used to Tune the Input-Output Delay)

Three-States Outputs When There Is No Input Clock

Operates From Single 3.3-V Supply

Available in 8-Pin SOIC Package

Consumes Less Than 100 ?A (Typically) in

Power Down Mode

Internal Feedback Loop Is Used to Synchronize the

Outputs to the Input Clock

25- On-Chip Series Damping Resistors

Integrated RC PLL Loop Filter Eliminates the

Need for External Components

描述

The CDCVF2505 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the output clocks (1Y[0–3] and CLKOUT) to the input clock signal (CLKIN). The CDCVF2505 operates at 3.3 V. It also provides integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of five outputs provides low-skew, low-jitter copies of CLKIN. Output duty cycles are adjusted to 50 percent, independent of duty cycle at CLKIN. The device automatically goes in power-down mode when no input signal is applied to CLKIN.

Unlike many products containing PLLs, the CDCVF2505 does not require an external RC network. The loop filter for the PLLs is included on-chip, minimizing component count, space, and cost.

Because it is based on the PLL circuitry, the CDCVF2505 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization is required following power up and application of a fixed-frequency, fixed-phase signal at CLKIN, and following any changes to the PLL reference.

The CDCVF2505 is characterized for operation from –40°C to 85°C.

应用

数字音频广播

汽车类主机

 

扫码下载APP,
一键连接广大的电子世界。

在线人工客服

买家服务:
卖家服务:
技术客服:

0571-85317607

网站技术支持

13606545031

客服在线时间周一至周五
9:00-17:30

关注官方微信号,
第一时间获取资讯。

建议反馈
返回顶部

建议反馈

联系人:

联系方式:

按住滑块,拖拽到最右边
>>
感谢您向阿库提出的宝贵意见,您的参与是维库提升服务的动力!意见一经采纳,将有感恩红包奉上哦!