ICS570BIT Datasheet

  • ICS570BIT

  • Multiplier and Zero Delay Buffer

  • 99.93KB

  • 6页

  • ICS

扫码查看芯片数据手册

上传产品规格书

PDF预览

PRELIMINARY INFORMATION
ICS570B
Multiplier and Zero Delay Buffer
Features
鈥?Packaged in 8 pin SOIC.
鈥?Pin-for-pin replacement and upgrade to
ICS570/ICS570A
鈥?Functional equivalent to AV9170 (not a pin-
for-pin replacement).
鈥?Low input to output skew of 300 ps max (>60 MHz
outputs).
鈥?Low skew (100 ps) outputs.
鈥?Ability to choose between 14 different
multipliers from 0.5X to 32X.
鈥?Input clock frequency up to 150 MHz at 3.3V.
鈥?Can recover degraded input clock duty cycle.
鈥?Output clock duty cycle of 45/55.
鈥?Power Down and Tri-State Mode.
鈥?Full CMOS clock swings with 25mA drive
capability at TTL levels.
鈥?Advanced, low power CMOS process.
鈥?Operating voltage of 3.3 V (卤5%).
鈥?Industrial temperature version available
Description
The ICS570B is a high performance Zero Delay Buffer
(ZDB) which integrates ICS鈥?proprietary analog/digital
Phase Locked Loop (PLL) techniques. The ICS570B,
part of ICS鈥?ClockBlocks鈩?family, was designed as a
performance upgrade to meet today鈥檚 higher speed and
lower voltage requirements. The zero delay feature
means that the rising edge of the input clock aligns with
the rising edges of both outputs, giving the appearance
of no delay through the device. There are two outputs on
the chip, one being a low-skew divide by two of the other.
The device incorporates an all-chip power down/tri-state
mode that stops the internal PLL and puts both outputs
into a high impedance state.
The ICS570B is ideal for synchronizing outputs in a large
variety of systems, from personal computers to data
communications to graphics/video. By allowing off-chip
feedback paths, the device can eliminate the delay
through other devices.
The ICS570B was done to improve input to output jitter
from the original ICS570M and ICS570A verisons, and is
recommended for all new 3.3 V only designs.
For 5V applications, use the ICS570A.
Block Diagram
ICLK
S1, S0
2
FBIN
divide by N
Phase
Detector,
Charge
Pump, and
Loop Filter
Voltage
Controlled
Oscillator
梅2
Output
Buffer
CLK
Output
Buffer
CLK/2
External feedback can come from CLK or CLK/2 (see table on page 2).
MDS 570B A
1
Revision 053001
Integrated Circuit Systems, Inc . 鈥?525 Race Street 鈥?San Jose 鈥?CA 鈥?95126 鈥?(408)295-9800tel 鈥?www.icst.com

ICS570BIT 产品属性

  • ICS570

  • Product Discontinuation 09/Feb/2012

  • 2,500

  • 集成电路 (IC)

  • 时钟/计时 - 时钟发生器,PLL,频率合成器

  • ClockBlocks™

  • 扇出配送,扩展频谱时钟发生器,零延迟缓冲器

  • 时钟

  • CMOS

  • 1

  • 1:2

  • 无/无

  • 170MHz

  • 是/是

  • 3.15 V ~ 3.45 V

  • -40°C ~ 85°C

  • 表面贴装

  • 8-SOIC(0.154",3.90mm 宽)

  • 8-SOIC

  • 带卷 (TR)

  • 570BIT

ICS570BIT相关型号PDF文件下载

您可能感兴趣的PDF文件资料

热门IC型号推荐

扫码下载APP,
一键连接广大的电子世界。

在线人工客服

买家服务:
卖家服务:
技术客服:

0571-85317607

网站技术支持

13606545031

客服在线时间周一至周五
9:00-17:30

关注官方微信号,
第一时间获取资讯。

建议反馈
返回顶部

建议反馈

联系人:

联系方式:

按住滑块,拖拽到最右边
>>
感谢您向阿库提出的宝贵意见,您的参与是维库提升服务的动力!意见一经采纳,将有感恩红包奉上哦!