ISPLSI5128VE Datasheet

  • ISPLSI5128VE

  • Lattice Semiconductor [In-System Programmable 3.3V SuperWID...

  • 210.99KB

  • LATTICE   LATTICE

扫码查看芯片数据手册

上传产品规格书

PDF预览

ispLSI 5128VE
In-System Programmable
3.3V SuperWIDE鈩?High Density PLD
Features
鈥?Second Generation SuperWIDE HIGH DENSITY
IN-SYSTEM PROGRAMMABLE LOGIC DEVICE
鈥?3.3V Power Supply
鈥?User Selectable 3.3V/2.5V I/O
鈥?6000 PLD Gates / 128 Macrocells
鈥?96 I/O Pins Available
鈥?128 Registers
鈥?High-Speed Global Interconnect
鈥?SuperWIDE Generic Logic Block (32 Macrocells) for
Optimum Performance
鈥?SuperWIDE Input Gating (68 Inputs) for Fast
Counters, State Machines, Address Decoders, etc.
鈥?Interfaces with Standard 5V TTL Devices
鈥?HIGH PERFORMANCE E
2
CMOS
TECHNOLOGY
鈥?/div>
f
max
= 180 MHz Maximum Operating Frequency
鈥?/div>
t
pd
= 5.0 ns Propagation Delay
鈥?TTL/3.3V/2.5V Compatible Input Thresholds and
Output Levels
鈥?Electrically Erasable and Reprogrammable
鈥?Non-Volatile
鈥?Programmable Speed/Power Logic Path Optimization
鈥?IN-SYSTEM PROGRAMMABLE
鈥?Increased Manufacturing Yields, Reduced Time-to-
Market, and Improved Product Quality
鈥?Reprogram Soldered Devices for Faster Debugging
鈥?100% IEEE 1149.1 BOUNDARY SCAN TESTABLE AND
3.3V IN-SYSTEM PROGRAMMABLE
鈥?ARCHITECTURE FEATURES
鈥?Enhanced Pin-Locking Architecture with Single-
Level Global Routing Pool and SuperWIDE GLBs
鈥?Wrap Around Product Term Sharing Array Supports
up to 35 Product Terms Per Macrocell
鈥?Macrocells Support Concurrent Combinatorial and
Registered Functions
鈥?Macrocell Registers Feature Multiple Control
Options Including Set, Reset and Clock Enable
鈥?Four Dedicated Clock Input Pins Plus Macrocell
Product Term Clocks
鈥?Programmable I/O Supports Programmable Bus
Hold, Pull-up, Open Drain and Slew Rate Options
鈥?Four Global Product Term Output Enables, Two
Global OE Pins and One Product Term OE per
Macrocell
Functional Block Diagram
Input Bus
Generic
Logic Block
Boundary
Scan
Interface
Generic
Logic Block
Generic
Logic Block
Input Bus
Input Bus
Global Routing Pool
(GRP)
Generic
Logic Block
Input Bus
ispLSI 5000VE Description
The ispLSI 5000VE Family of In-System Programmable
High Density Logic Devices is based on Generic Logic
Blocks (GLBs) of 32 registered macrocells and a single
Global Routing Pool (GRP) structure interconnecting the
GLBs.
Outputs from the GLBs drive the Global Routing Pool
(GRP) between the GLBs. Switching resources are pro-
vided to allow signals in the Global Routing Pool to drive
any or all the GLBs in the device. This mechanism allows
fast, efficient connections across the entire device.
Each GLB contains 32 macrocells and a fully populated,
programmable AND-array with 160 logic product terms
and three extra control product terms. The GLB has 68
inputs from the Global Routing Pool which are available
in both true and complement form for every product term.
The 160 product terms are grouped in 32 sets of five and
sent into a Product Term Sharing Array (PTSA) which
allows sharing up to a maximum of 35 product terms for
a single function. Alternatively, the PTSA can be by-
passed for functions of five product terms or less. The
three extra product terms are used for shared controls:
reset, clock, clock enable and output enable.
Copyright 漏 2002 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject
to change without notice.
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com
January 2002
5128ve_05
1

ISPLSI5128VE相关型号PDF文件下载

扫码下载APP,
一键连接广大的电子世界。

在线人工客服

买家服务:
卖家服务:
技术客服:

0571-85317607

网站技术支持

13606545031

客服在线时间周一至周五
9:00-17:30

关注官方微信号,
第一时间获取资讯。

建议反馈

联系人:

联系方式:

按住滑块,拖拽到最右边
>>
感谢您向阿库提出的宝贵意见,您的参与是维库提升服务的动力!意见一经采纳,将有感恩红包奉上哦!