XC9536XV-7VQ44C Datasheet

  • XC9536XV-7VQ44C

  • High-performance CPLD

  • 164.83KB

  • 8页

  • XILINX

扫码查看芯片数据手册

上传产品规格书

PDF预览

0
R
XC9536XV High-performance
CPLD
0
1
DS053 (v2.6) April 15, 2005
Product Specification
For a general estimate of I
CC
, the following equation may be
used:
P
TOTAL
= P
INT
+ P
IO
= I
CCINT
x V
CCINT
+ P
IO
Separating internal and I/O power here is convenient
because XC9500XV CPLDs also separate the correspond-
ing power pins. P
IO
is a strong function of the load capaci-
tance driven, so it is handled by I = CVf. I
CCINT
is another
situation that reflects the actual design considered and the
internal switching speeds. An estimation expression for
I
CCINT
(taken from simulation) is:
I
CCINT
(mA) = MC
HS
(0.122 X PT
HS
+ 0.238) + MC
LP
(0.042 x
PT
LP
+ 0.171) + 0.04(MC
HS
+ MC
LP
) x f
MAX
x MC
TOG
where:
MC
HS
= # macrocells used in high speed mode
MC
LP
= #macrocells used in low power mode
PT
HS
= average p-terms used per high speed macrocell
PT
LP
= average p-terms used over low power macrocell
f
MAX
= max clocking frequency in the device
MC
TOG
= % macrocells toggling on each clock (12% is
frequently a good estimate
This calculation was derived from laboratory measurements
of an XC9500XV part filled with 16-bit counters and allowing
a single output (the LSB) to be enabled. The actual I
CC
value varies with the design application and should be veri-
fied during normal system operation.
Figure 1
shows the
above estimation in a graphical form. For a more detailed
discussion of power consumption in this device, see Xilinx
application note
XAPP361, 鈥淧lanning for High Speed
XC9500XV Designs.鈥?/span>
60
50
Typical I
CC
(mA)
200 MHz
Features
鈥?/div>
鈥?/div>
36 macrocells with 800 usable gates
Available in small footprint packages
- 44-pin PLCC (34 user I/O pins)
- 44-pin VQFP (34 user I/O pins)
- 48-pin CSP (36 user I/O pins)
Optimized for high-performance 2.5V systems
- Low power operation
- Multi-voltage operation
Advanced system features
- In-system programmable
- Superior pin-locking and routability with
Fast CONNECT鈩?II switch matrix
- Extra wide 54-input Function Blocks
- Up to 90 product-terms per macrocell with
individual product-term allocation
- Local clock inversion with three global and one
product-term clocks
- Individual output enable per output pin
- Input hysteresis on all user and boundary-scan pin
inputs
- Bus-hold circuitry on all user pin inputs
- Full IEEE Standard 1149.1 boundary-scan (JTAG)
Fast concurrent programming
Slew rate control on individual outputs
Enhanced data security features
Excellent quality and reliability
- 20 year data retention
- ESD protection exceeding 2,000V
Pin-compatible with 3.3V-core XC9536XL device in the
44-pin PLCC, 44-pin VQFP, and 48-pin CSP packages
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
Description
The XC9536XV is a 2.5V CPLD targeted for high-perfor-
mance, low-voltage applications in leading-edge communi-
cations and computing systems. It is comprised of two
54V18 Function Blocks, providing 800 usable gates with
propagation delays of 5 ns. See
Figure 2
for architecture
overview.
40
H ig
hP
rm
e rf o
a nc
e
120 MHz
er
30
20
Power Estimation
Power dissipation in CPLDs can vary substantially depend-
ing on the system frequency, design application and output
loading. To help reduce power dissipation, each macrocell
in a XC9500XV device may be configured for low-power
mode (from the default high-performance mode). In addi-
tion, unused product-terms and macrocells are automati-
cally deactivated by the software to further conserve power.
Low
Pow
10
0
50
100
150
Clock Frequency (MHz)
200
DS053_01_121501
Figure 1:
Typical I
CC
vs. Frequency for XC9536XV
漏 2005 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at
http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
DS053 (v2.6) April 15, 2005
Product Specification
www.xilinx.com
1

XC9536XV-7VQ44C 产品属性

  • 160

  • 集成电路 (IC)

  • 嵌入式 - CPLD(复杂可编程逻辑器件)

  • XC9500XV

  • 系统内可编程

  • 7.5ns

  • 2.37 V ~ 2.62 V

  • 2

  • 36

  • 800

  • 34

  • 0°C ~ 70°C

  • 表面贴装

  • 44-TQFP

  • 44-VQFP(10x10)

  • 托盘

XC9536XV-7VQ44C相关型号PDF文件下载

  • 型号
    版本
    描述
    厂商
    下载
  • 英文版
    2ch. Step-up / down DC/DC Controller ICs
    TOREX
  • 英文版
    2ch. Step-up / down DC/DC Controller ICs
    TOREX [Tor...
  • 英文版
    XC9500 In-System Programmable CPLD Family
    XILINX
  • 英文版
    XC9500 In-System Programmable CPLD Family
    XILINX [Xi...
  • 英文版
    2ch. Step-up DC/DC Controller ICs.
    TOREX
  • 英文版
    2ch. Step-up DC/DC Controller ICs.
    TOREX [Tor...
  • 英文版
    2ch. Step-up / down DC/DC Controller ICs
    TOREX
  • 英文版
    2ch. Step-up / down DC/DC Controller ICs
    TOREX [Tor...
  • 英文版
    2ch Step-down DC/DC Controller ICs
    TOREX [Tor...
  • 英文版
    2ch. Step-up / Inverting DC/DC Controller ICs
    TOREX [Tor...
  • 英文版
    2ch. Step-Down / Inverting DC/DC Controller ICs
    TOREX
  • 英文版
    2ch. Step-Down / Inverting DC/DC Controller ICs
    TOREX [Tor...
  • 英文版
    Synchronous Step-Down DC/DC Converter with Built-In LDO Regu...
    TOREX [Tor...
  • 英文版
    Synchronous Step-Down DC/DC Converter with Built-In LDO Regu...
    TOREX [Tor...
  • 英文版
    Synchronous Step-Down DC/DC Converter with Built-In LDO Regu...
    TOREX
  • 英文版
    Synchronous Step-Down DC/DC Converter with Built-In LDO Regu...
    TOREX [Tor...
  • 英文版
    2 channel Synchronous Step-Down DC/DC Converter with Manual ...
    TOREX Semiconductor
  • 英文版
    XC9536 In-System Programmable CPLD
    XILINX
  • 英文版
    XC9536 In-System Programmable CPLD
    XILINX [Xi...
  • 英文版
    XC9572 In-System Programmable CPLD
    XILINX

扫码下载APP,
一键连接广大的电子世界。

在线人工客服

买家服务:
卖家服务:

0571-85317607

客服在线时间周一至周五
9:00-17:30

关注官方微信号,
第一时间获取资讯。

建议反馈

联系人:

联系方式:

按住滑块,拖拽到最右边
>>
感谢您向阿库提出的宝贵意见,您的参与是维库提升服务的动力!意见一经采纳,将有感恩红包奉上哦!