Philips Semiconductors
SC16C654B/654DB
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 64-byte FIFOs
Interrupt Enable Register bits description
鈥ontinued
Description
Receive Line Status interrupt.
logic 0 = disable the receiver line status interrupt (normal default condition)
logic 1 = enable the receiver line status interrupt
Table 9:
Bit
2
Symbol
IER[2]
1
IER[1]
Transmit Holding Register interrupt. This interrupt will be issued whenever the
THR is empty, and is associated with LSR[1].
logic 0 = disable the transmitter empty interrupt (normal default condition)
logic 1 = enable the transmitter empty interrupt
0
IER[0]
Receive Holding Register interrupt. This interrupt will be issued when the FIFO
has reached the programmed trigger level, or is cleared when the FIFO drops
below the trigger level in the FIFO mode of operation.
logic 0 = disable the receiver ready interrupt (normal default condition)
logic 1 = enable the receiver ready interrupt
7.2.1 IER versus Receive FIFO interrupt mode operation
When the receive FIFO (FCR[0] = logic 1), and receive interrupts (IER[0] = logic 1) are
enabled, the receive interrupts and register status will re铿俥ct the following:
鈥?/div>
The receive data available interrupts are issued to the external CPU when the FIFO
has reached the programmed trigger level. It will be cleared when the FIFO drops
below the programmed trigger level.
鈥?/div>
FIFO status will also be re铿俥cted in the user accessible ISR register when the FIFO
trigger level is reached. Both the ISR register status bit and the interrupt will be cleared
when the FIFO drops below the trigger level.
鈥?/div>
The data ready bit (LSR[0]) is set as soon as a character is transferred from the shift
register to the receive FIFO. It is reset when the FIFO is empty.
7.2.2 IER versus Receive/Transmit FIFO polled mode operation
When FCR[0] = logic 1, resetting IER[0:3] enables the SC16C654B/654DB in the FIFO
polled mode of operation. Since the receiver and transmitter have separate bits in the
LSR, either or both can be used in the polled mode by selecting respective transmit or
receive control bit(s).
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
鈥?/div>
LSR[0] will be a logic 1 as long as there is one byte in the receive FIFO.
LSR[1:4] will provide the type of errors encountered, if any.
LSR[5] will indicate when the transmit FIFO is empty.
LSR[6] will indicate when both the transmit FIFO and transmit shift register are empty.
LSR[7] will indicate any FIFO data errors.
9397 750 14965
漏 Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Product data sheet
Rev. 02 鈥?20 June 2005
26 of 58
prev
next
SC16C654DBIB64 产品属性
NXP
UART 接口集成电路
4
5 Mbps
5.5 V
2.25 V
6 mA
+ 85 C
- 40 C
LQFP-64
Bulk
SMD/SMT
2.5 V, 3.3 V, 5 V
800
IrDA
SC16C654DBIB64,157
SC16C654DBIB64相关型号PDF文件下载
-
型号
版本
描述
厂商
下载
-
英文版
SC1602_ETC.pdf
ETC
-
英文版
THYRISTOR MODULE|TRIAC
ETC
-
英文版
THYRISTOR MODULE|TRIAC
ETC
-
英文版
THYRISTOR MODULE|TRIAC
ETC
-
英文版
THYRISTOR MODULE|TRIAC
ETC
-
英文版
THYRISTOR MODULE|TRIAC
ETC
-
英文版
THYRISTOR MODULE|TRIAC
ETC
-
英文版
HIGH-EFFICIENCY STEP-UP DC-DC CONVERTER
-
英文版
Semtech Corpora...
-
英文版
Semtech Corpora...
-
英文版
LOW VOLTAGE MULTI-MODE DC-DC CONVERTER
-
英文版
LOW VOLTAGE STEP-UP DC-DC CONVERTER
-
英文版
LOW VOLTAGE STEP-UP DC-DC CONVERTER
-
英文版
HIGH-VOLTAGE INVERTING DC-DC CONVERTER
-
英文版
MICROPOWER INVERTING DC-DC CONVERTER
-
英文版
THYRISTOR MODULE|TRIAC
ETC
-
英文版
THYRISTOR MODULE|TRIAC
ETC
-
英文版
THYRISTOR MODULE|TRIAC
ETC
-
英文版
THYRISTOR MODULE|TRIAC
ETC
-
英文版
THYRISTOR MODULE|TRIAC
ETC