Philips Semiconductors
74HC164; 74HCT164
8-bit serial-in, parallel-out shift register
V
I
MR input
GND
t
W
V
I
CP input
GND
t
PHL
V
OH
Qn output
V
OL
V
M
001aac427
V
M
t
rem
V
M
(1) 74HC164: V
M
= 50 %; V
I
= GND to V
CC
.
74HCT164: V
M
= 1.3 V; V
I
= GND to 3 V.
Fig 8. Waveforms showing the master reset (MR) pulse width, the master reset to output
(Qn) propagation delays and the master reset to clock (CP) removal time
V
I
CP input
GND
t
su
t
h
V
I
Dn input
GND
V
M
t
su
t
h
V
M
V
OH
Qn output
V
OL
001aac428
V
M
(1) 74HC164: V
M
= 50 %; V
I
= GND to V
CC
.
74HCT164: V
M
= 1.3 V; V
I
= GND to 3 V.
The shaded areas indicate when the input is permitted to change for predictable output
performance.
Fig 9. Waveforms showing the data set-up and hold times for Dn inputs
9397 750 14693
漏 Koninklijke Philips Electronics N.V. 2005. All rights reserved.
Product data sheet
Rev. 03 鈥?4 April 2005
15 of 24