93C86-E/P Datasheet

  • 93C86-E/P

  • 8K/16K 5.0V Microwire Serial EEPROM

  • 187.96KB

  • MICROCHIP

扫码查看芯片数据手册

上传产品规格书

PDF预览

93C76/86
2.0
PRINCIPLES OF OPERATION
2.3
When the ORG pin is connected to V
CC
, the x16 orga-
nization is selected. When it is connected to ground,
the x8 organization is selected. Instructions, addresses
and write data are clocked into the DI pin on the rising
edge of the clock (CLK). The DO pin is normally held in
a high-Z state except when reading data from the
device, or when checking the Ready/Busy status
during a programming operation. The Ready/Busy
status can be verified during an erase/write operation
by polling the DO pin; DO low indicates that program-
ming is still in progress, while DO high indicates the
device is ready. The DO will enter the high-impedance
state on the falling edge of the CS.
Erase/Write Enable and Disable
(EWEN, EWDS)
The 93C76/86 powers up in the Erase/Write Disable
(EWDS) state. All programming modes must be
preceded by an Erase/Write Enable (EWEN) instruction.
Once the
EWEN
instruction is executed, programming
remains enabled until an
EWDS
instruction is executed
or V
CC
is removed from the device. To protect against
accidental data disturb, the
EWDS
instruction can be
used to disable all erase/write functions and should
follow all programming operations. Execution of a
READ
instruction is independent of both the
EWEN
and
EWDS
instructions.
2.1
Start Condition
2.4
Data Protection
The Start bit is detected by the device if CS and DI are
both high with respect to the positive edge of CLK for
the first time.
Before a Start condition is detected, CS, CLK and DI
may change in any combination (except to that of a
Start condition), without resulting in any device opera-
tion (Read, Write, Erase, EWEN, EWDS, ERAL and
WRAL). As soon as CS is high, the device is no longer
in the Standby mode.
An instruction following a Start condition will only be
executed if the required amount of opcode, address
and data bits for any particular instruction are clocked
in.
After execution of an instruction (i.e., clock in or out of
the last required address or data bit) CLK and DI
become 鈥渄on't care鈥?bits until a new Start condition is
detected.
During power-up, all programming modes of operation
are inhibited until V
CC
has reached a level greater than
1.4V. During power-down, the source data protection
circuitry acts to inhibit all programming modes when
V
CC
has fallen below 1.4V.
The EWEN and EWDS commands give additional
protection against accidentally programming during
normal operation.
After power-up, the device is automatically in the
EWDS mode. Therefore, an
EWEN
instruction must be
performed before any
ERASE
or
WRITE
instruction can
be executed.
2.2
DI/DO
It is possible to connect the Data In and Data Out pins
together. However, with this configuration it is possible
for a 鈥渂us conflict鈥?to occur during the 鈥渄ummy zero鈥?/div>
that precedes the read operation, if A0 is a logic high
level. Under such a condition the voltage level seen at
Data Out is undefined and will depend upon the relative
impedances of Data Out and the signal source driving
A0. The higher the current sourcing capability of A0,
the higher the voltage at the Data Out pin.
铮?/div>
2004 Microchip Technology Inc.
DS21132E-page 5

93C86-E/P 产品属性

  • Microchip

  • 电可擦除可编程只读存储器

  • 16 Kbit

  • 1 K x 16 or 2 K x 8

  • 200 yr

  • 2 MHz

  • 3 mA

  • 4.5 V, 5.5 V

  • + 125 C

  • Through Hole

  • PDIP-8

  • 3-Wire

  • - 40 C

  • Tube

  • 60

  • 5.5 V

  • 4.5 V

93C86-E/P相关型号PDF文件下载

扫码下载APP,
一键连接广大的电子世界。

在线人工客服

买家服务:
卖家服务:

0571-85317607

客服在线时间周一至周五
9:00-17:30

关注官方微信号,
第一时间获取资讯。

建议反馈

联系人:

联系方式:

按住滑块,拖拽到最右边
>>
感谢您向阿库提出的宝贵意见,您的参与是维库提升服务的动力!意见一经采纳,将有感恩红包奉上哦!