TMS320F2810, TMS320F2812
DIGITAL SIGNAL PROCESSORS
SPRS174B 鈥?APRIL 2001 鈥?REVISED SEPTEMBER 2001
enhanced controller area network (eCAN) module (continued)
The CAN registers listed in Table 55 are used by the CPU to configure and control the CAN controller and the
message objects.
Table 55. CAN Registers Map
鈥?/div>
REGISTER NAME
CANME
CANMD
CANTRS
CANTRR
CANTA
CANAA
CANRMP
CANRML
CANRFP
Reserved
ADDRESS
0x00 6000
0x00 6002
0x00 6004
0x00 6006
0x00 6008
0x00 600A
0x00 600C
0x00 600E
0x00 6010
0x00 6012
0x00 6014
0x00 6016
0x00 6018
0x00 601A
0x00 601C
0x00 601E
0x00 6020
0x00 6022
0x00 6024
0x00 6026
0x00 6028
0x00 602A
0x00 602C
0x00 602E
0x00 6030
0x00 6032
Mailbox enable
Mailbox direction
Transmit request set
Transmit request reset
Transmission acknowledge
Abort acknowledge
Receive message pending
Receive message lost
Remote frame pending
Reserved
Master control
Bit-timing configuration
Error and status
Transmit error counter
Receive error counter
Global interrupt flag 0
Global interrupt mask
Global interrupt flag 1
Mailbox interrupt mask
Mailbox interrupt level
Overwrite protection control
TX I/O control
RX I/O control
Local network time (Reserved in SCC mode)
Time-out control (Reserved in SCC mode)
Time-out status (Reserved in SCC mode)
DESCRIPTION
PRODUCT PREVIEW
CANMC
CANBTC
CANES
CANTEC
CANREC
CANGIF0
CANGIM
CANGIF1
CANMIM
CANMIL
CANOPC
CANTIOC
CANRIOC
CANLNT
CANTOC
CANTOS
鈥?These registers are mapped to Peripheral Frame 1. This space allows 16-bit and 32-bit accesses.
74
POST OFFICE BOX 1443
鈥?/div>
HOUSTON, TEXAS 77251鈥?443
prev
next